#### 



## SILVACO simulation of a monolithic active pixel low energy X-rays sensor

Supervisor: Grzegorz Deptuch

#### **Alessio Durante**

Politecnico di Milano - Electrical Engineering

Final presentation - 09/28/2017





The Linac Coherent Light Source at SLAC National Accelerator Laboratory is an Office of Science User Facility operated for the Department of Energy by Stanford University.

It will be the world's only X-ray free-electron laser capable of supplying a uniformlyspaced train of pulses with programmable repetition rate with the highest speed and brightness ever realized (up to 1 million pulses per second).

Electrons will be accelerated through superconducting RF cavities, and they will emit X-rays thanks to undulator magnets.

It produces waves with coherent phase, good for sampling matter and taking picture at the atomic levels: it allows advanced research in chemistry, biology and science of materials.

#### 🛟 Fermilab

# FLORA pixel: new x-rays detector for imaging experiments at LCLS-II

#### New detector proposal:

FLORA (Fermilab-LCLS CMOS 3D-integRated detector with Autogain)

- Sensor with two signal paths
  - Low noise, small signals with traditional MAPS
  - Automatic overflow for large signals thru ROIC
- High dynamic range (1x10e4 photons)
- High signal to noise ratio, single photon detection (200 eV–2 keV)

#### **TCAD SIMULATIONS REQUIRED**

#### Target of the project:

Simulating the operation of the flora pixel and giving guidelines for its realization.

Collaboration with SLAC National Accelerator Laboratory, a U.S. laboratory operated by Stanford University.







### thic active pixel low energy X-rays sensor

## **FLORA pixel: proposed structure**



- Back side illuminated photodiodes (PD), fully depleted
- High sensitivity node (H\_S): floating diffusion contact, for small signals
- Overflow sense nodes (O\_S), for large signals
- Transfer gates (H\_G, O\_G)



## **FLORA pixel: charge measurement**



- **Source follower** connected to the floating diffusion region (small capacitance) for measuring small amounts of charges, integrated in the silicon (MAPS).
- **Operational amplifier with feedback capacitor**: connected to the overflow electrodes (constant potential) for measuring large amounts of charges (continuous charge flowing), in an external ROIC layer above the silicon structure.

## SILVACO

SILVACO is a software which performs TCAD simulations of semiconductor devices.

## TCAD allows fabrication process and device physics level simulations.

- 2D/3D Finite Element Method (FEM).
- Resolution of the semiconductor drift-diffusion (DD) equation and the Poisson's equation for the electric field over the mesh grid.
- Modeling of generation-recombination mechanisms, such as Shockley-Reed-Hall (SRH) for deep trap dynamics.
- ATHENA for process simulation.
- ATLAS for device simulation.







## **Studies and attempts**

Before working out the final version of the FLORA pixel sensor, many attempts and studies of several devices have been analyzed.

#### Simulation of charge transfer devices (from BSI to FD)

- Single gate charge transfer
  - With and without resetting the FD region
  - Study of the potential profile of the structure during charge transfer
- Charge transfer with an additional BSI gate
  - > With and without resetting the FD region
- Pinned photodiode
- J-FET based transfer channel

#### Simulation of the FLORA pixel (addition of the overflow electrode)

- Complete sensor with BSI gate
- Complete sensor with pinned photodiode
  - > Overflow electrode voltage optimization
  - Study of the behavior of the sensor under wide charge varations

FINAL PROPOSAL

#### **‡** Fermilab

## **FLORA PIXEL: final proposal**



n-doped substrate; p layer in the back for creating the junction to be depleted; n-imp floating diffusion (FD) at the center; back side illuminated (BSI) diodes at its sides; p-pinned layers over the BSI regions; external n-imp overflow electrodes; deep and contact p-wells as barriers; polysilicon gates both for the transfer from the BSI to the FD; and from the continuous charge flowing from the BSI to the overflow electrodes.

#### **‡** Fermilab

## **Device operation**



#### Constant voltages:

- Back @ -20 V
- Pwell electrodes @ -10 V
- Pinned photodiode @ -2 V
- Overflow electrodes @ 1 V

#### Depletion:

- FD @ 3 V (resetting)
- Overflow gates @ 3 V
- Transfer gates @ 3 V

Waiting for charges:

- FD floating
- Overflow gates @ 0.5 V
- Transfer gates @ -3 V

Charge transfer:

Transfer gates @ 3 V

#### Blocking:

Transfer gates @ -3 V

Charge collection

Closing FD switch
 Fermilab

## Simulation results: overview

The results of the simulations performed will be presented according to the following guideline:

#### **SMALL SIGNALS**

#### Analysis of the basic operation of the charge transfer

- Charge transfer from the BSI to the FD
  - Charge collection verification

#### LARGE SIGNALS

#### Analysis of the continue charge flowing

- Analysis of the overflow electrode effectiveness
- Activation threshold and overflow gates' voltage optimization

#### **GENERAL ANALYSES**

- Collection error with respect to the generated charge
  - Possible improvements



## Depletion, charge generation and collection



- The structure is completely depleted while all gates are turn on.
- Then the transfer channels are blocked and the FD electrodes are reset before floating.
  - The generated charge collects in the BSI region and lower its potential.
- In this simulation it is not sufficient to activate the flowing through the overflow electrode.

#### **‡** Fermilab

## **Back current**



- An hitting X-ray generates electron-hole pairs in the silicon structure.
- Electrons either are collected in the BSI regions or flow through the overflow electrode.
  - Holes drift immediately toward the back of the structure.
- The charge collected at the back during charge generation is used to compute the exact amount of generated charge in every simulation.

## Small signals: charge transfer



- From the BSI charges are transferred to the floating diffusion region by means of the transfer gates. Thanks to the FD resetting, a potential difference between BSI and FD exists.
  - Once charges are collected in the FD region, its potential lowers.
  - Then the transfer channels are blocked to isolate the FD region, before closing the switch.

# Charge collection at the floating diffusion electrodes



- After the floating diffusion switch is closed, charge is collected at the electrode.
- This is done only for simulation purposes: in the real operation of the sensor the floating diffusion region is always floating.
- Charge is measured by looking at the voltage difference of the FD region before and after charge collects there, known the (small) capacitance of the region.
  - The overflow electrode's voltage must be set in order to allow in the BSI an amount of charges which does not saturate the FD region.
- 14 09/28/17 Alessio Durante | SILVACO simulation of a monolithic active pixel low energy X-rays sensor

## **Charge collection verification**



No charge generation

- Two simulations performed: with and without charge generation.
- Comparison of the difference between the charge collected at the back in the two situations • with the difference between the charge collected at the front in the same situations.

## **Overflow electrode**

- Charges gather in the BSI region and lower its potential.
- When the BSI region's potential reaches the potential of the overflow gate, charges continue flowing through the overflow electrode.
  - Modulation of the charge capacity of the BSI acting on the overflow gate voltage .





Images taken only for explanation purposes.



## **Continuous charge flowing**



 If many charges are generated, the BSI potential lowers till it reaches the value fixed by the overflow gates. In this case charges will overcome the bump and flow continuously through the overflow electrodes, just after they are generated.



Here two different amounts of generated charges with the same threshold are represented.
 Fermilab

## **Activation threshold**

According to the desired number of electrons in the BSI region, the overflow gate voltage must be regulated. The pinned diode has the role of not allowing the BSI potential to go down during blocking.



#### $\rightarrow$ Overflow gate voltage optimization



## **Collection error**

The floating diffusion region has a given charge capacity depending on its dimensions and on the reset voltage, which limits the charge than can be collected there. The overflow gate has to be regulated to allow in the BSI an amount of charges which can be processed also by the FD region.

But with higher values of the overflow electrode's gate voltage, the collection results less effective.



#### Overflow gates @ 0.5 V

#### $\rightarrow$ Need to find the best compromise

🛠 Fermilab

### **Possible improvements**

The operation of the sensor is as desired. Nevertheless the performances can still be improved much.

 $\rightarrow$  Finding the best compromise for the overflow gate electrode

→ Changing the dimensions of the floating diffusion region in order to allow it to host the optimal amount of charges (remember that a very small capacitance is needed for a sensitive measurement)

→ Studying the behavior of the sensor when changing the pinned layer voltage

→ J-FET stage for charge transfer possible, in order to make the transfer happen more deeply in the structure and avoid electrons trapped on the oxide surface.



## **Conclusions**

Hope to have provided effective guidelines for the fabrication of the FLORA pixel and important hints for its further development.

Looking forward for the realization and testing of the sensor.

|                                            |    | 2017         |            |       |        |            |            |            |         |           |           | and the second second | 2018        |          |               |            |            |               |
|--------------------------------------------|----|--------------|------------|-------|--------|------------|------------|------------|---------|-----------|-----------|-----------------------|-------------|----------|---------------|------------|------------|---------------|
| Task Name                                  |    | Aug Sep C    | oct Nov De | c Jan | Feb M  | ar Apr     | May J      | un Jul     | Aug     | Sep       | Oct       | Nov D                 | ec Jan F    | eb Mar   | Apr Ma        | y Jun      | Jul Au     | g Sep Oo      |
| - CMOS sensor design                       | \$ | ूर प, प, म्र |            |       |        |            |            |            |         |           |           |                       |             |          |               |            |            |               |
|                                            |    |              |            |       | т      |            | ulationa   |            |         |           |           |                       |             |          | _             |            | -          |               |
| I CAD simulations                          |    |              |            |       |        | CAD SIIII  | ulations   |            |         |           |           |                       |             |          |               |            |            |               |
| Engagement with CMOS sensor<br>foundries   |    |              |            |       |        |            |            |            | Eng     | agemer    | it with ( | CMOS se               | nsor foundi | ies      |               |            |            |               |
| Test structures design                     |    |              |            |       | ۳<br>۱ | est struct | tures desi | gn         |         |           |           |                       |             |          |               |            |            |               |
| Prototype CMOS sensors<br>design           |    |              |            |       |        |            |            |            | _       | Prototy   | pe CM     | OS senso              | ors design  |          |               |            |            |               |
| Test structures fabrication                |    |              |            |       | Ĺ      |            | i i        | Test struc | tures f | abricatio | on        |                       |             |          |               |            |            |               |
| Prototype CMOS sensor<br>fabrication       |    |              |            |       |        |            |            |            |         |           |           | Pr                    | ototype CM  | OS senso | r fabrication |            |            |               |
| Entrance (back-side) window<br>engineering |    |              | _          |       |        |            |            |            |         |           |           |                       |             |          | Entrance      | (back-sid  | e) windov  | / engineering |
| Engage and establish<br>procedure          |    |              |            |       | Engage | e and est  | ablish pro | cedure     |         |           |           |                       |             |          |               |            |            |               |
| Test devices                               |    |              |            |       |        |            | ļ          |            |         |           | 1         | lest devic            | es          |          |               |            |            |               |
| Prototype sensors                          |    |              |            |       |        |            |            |            |         |           |           | +                     |             |          | Prototype     | sensors    |            |               |
| High level large area device design        |    |              |            |       |        |            |            |            |         |           |           |                       | 1           |          | High          | evel large | area dev   | ice design    |
| Readout ASIC                               |    |              |            |       |        |            |            |            |         |           | _         |                       | Read        | out ASIC |               |            |            |               |
| Prototype ASIC design                      |    |              |            |       |        |            |            |            |         |           | Proto     | type ASI              | C design    |          |               |            |            |               |
| Fabrication                                |    |              |            |       |        |            |            |            |         |           | <b>`</b>  |                       | Fabri       | cation   |               |            |            |               |
| - Testing                                  |    |              |            |       |        |            |            |            |         |           | -         |                       |             |          |               |            | Testing    |               |
| CMOS sensors                               |    |              |            |       |        |            |            |            |         |           | -         |                       |             |          |               | CMOS       | sensors    |               |
| <ul> <li>Test structures</li> </ul>        |    |              |            |       |        |            |            |            |         |           | Ē         |                       | Test stru   | ictures  |               |            |            |               |
| Prototype sensors                          |    |              |            |       |        |            |            |            |         |           |           |                       |             |          | -             | Prototyp   | oe sensor  | S             |
| ASIC                                       |    |              |            |       |        |            |            |            |         |           |           |                       |             |          | AS            | IC         |            |               |
| Full prototype                             |    |              |            |       |        |            |            |            |         |           |           |                       |             |          | -             |            | Full proto | уре           |

#### **‡** Fermilab

## Thank you!



Alessio Durante | SILVACO simulation of a monolithic active pixel low energy X-rays sensor

## **Convergence issues**

• **Mesh optimization**: compromise between speed and accuracy of the simulation; coarser in the substrate, finer in the junctions, under the gate and where charge is generated (DEVEDIT software used).



- Ramping voltages to help convergence during the transient simulations.
- Initial steady state condition solved by applying voltage to one electrode at the time.



## **J-FET charge transfer**



- Modulation of the transfer channel with the voltage applied on the pimp electrode.
- The transfer happens more deeply in the structure and avoids electrons trapped on the oxide surface.
  - Experiment tried with a BSI gate.



## **J-FET charge transfer**

Study of the pimp voltage necessary to close the channel.



The transfer channel is too wide (30 V necessary to close it). <u>Possible improvements</u>: deeper p-implant layer, shallower n-well region. <u>New doping definitions required.</u> <u>Fermilab</u>

### References

[Alessio Durante, 2017] SILVACO simulations of a monolithic active pixel sensor for low energy X-rays detection, Fermilab, Report 2017/09/29.

[Per-Olov Petterson, 2017] Flora Pixel Design (TCAD), Report 1 2017/06/23.

[Carini Gabriella, 2017] Detector challenges for LCLS-II FLORA: LCLS/SLAC and Fermilab Collaboration, 2017/06/20 Fermilab seminar.

[Carini Gabriella, Deptuch Grzegorz, Fahim Farah, 2017] FLORA: A 3D-Integrated CMOS Detector for Imaging Experiments at LCLS-II (SLAC National Accelerator Laboratory), Fermilab.

[Pelamatti Alice, 2015] Estimation and modeling of key design parameters of pinned photodiode CMOS image sensors for high temporal resolution applications, PhD thesis, Toulouse University.

[Silvaco, 2017] ATHENA process simulation, User Manual.

[Silvaco, 2017] ATLAS device simulation, User Manual.

[S. M. Sze, Kwok K. Ng, 2007] Physics of Semiconductor Devices, Wiley-Interscience, Third Edition.

