

#### Caltech 16 Dec 2010

#### Giuseppe FINOCCHIARO (LNF)

Michael RONEY (Victoria)

# Presentations this week...

- <u>Update on DCH background study with Bruno</u> Riccardo CENCI (Maryland)
- <u>Update on FullSim Studies</u> Dana LINDEMANN (McGill)
- <u>Wide-angle Bhabha Backgrounds with FastSim</u> Darren SWERSKY (McGill)
- <u>Update on LNF lab activities</u> Giuseppe FINOCCHIARO (LNF)
- <u>Update on lab activities in Canada</u> Christopher HEARTY (UBC/IPP)
- <u>DCH front-end status</u> Giulietto FELICI (LNF)

DCH Summary M. Roney

2

# Outline

3

- Background simulation progress
- Cluster-counting R&D status
- Full-length prototype progress
- Electronics progress
- Aging studies status

DCH Summary

M. Rone

# Background studies with Bruno Riccardo CENCI (Maryland)

4

• Bruno Production with new IP geometry

Tungsten beaks removed, real structure for cooling and pinwheeled L0, pipes, flange and bellows

- 2-photon 'pairs' with lower pT cut: 260us
- Rad.Bhabha: 2.4ms study in progress



DCH Summary M. Roney

Background studies with Bruno Riccardo CENCI (Maryland)

 2-photon 'pairs': lower pT cut increases occupancy estimates from 1.5% -> 10.5% at layer 25



# Update on FullSim Studies Dana Lindeman (McGill)

- How to define "occupancy" in the absence of detector response simulation.
- Study how GEANT handles energy deposition for low energy tracks and variable step size.
- Variable step size could underestimate occupancy, but small step size is costly
- Validated that both have same number of tracks and average dE/dx in GEANT



• But occupancy is dependent on GEANT's step size choice

DCH Summary M. Roney

6





# Background Studies

- Understanding backgrounds still the critical path item for finalizing DCH design
- Evident that 1mm step size gives most reliable information about occupancy
- Regardless of higher cost (CPU and disk) will move forward with 1mm steps to evaluate occupancy
- Documentation of work with FastSim using BHWIDE also available from Darren Swersky (McGill)

9



### Cluster Counting R&D @ LNF Giuseppe FINOCCHIARO

11

<sup>90</sup>Sr source -

#### Trigger scintillator-

#### Drift tube

Square tube (2.5m long, 2.6cm side)
Tested gas mixture is 80%He-20%CH<sub>4</sub>
9.1cluster/cm for a MIP at NTP (24 clusters for a straight *e*-)



DCH Summary M. Roney

## Cluster Counting R&D @ LNF Giuseppe FINOCCHIARO



Very preliminary results shown indicate features of the methods

- $\rightarrow$  No fake peaks
- ➡ Inefficiency for cluster

spacing ≤ t DELAY
-Margins to optimize
threshold and time delay
-Not straight tracks:

 → Use cosmic ray tracks instead of β source
 ✓ Plan to study cluster counting efficiency as a function of impact parameter, gas mixture, distance from preamplifier

### Full-length Prototype Giuseppe FINOCCHIARO (LNF)

- 2.7m long, square-cell prototype to study DC response from single clusters in a realistic environment, and serve as a test bench for the final FEE
  - Mechanical design well advanced
    - End plates to be machined within 2010
    - Stringing and assembly early 2011



- Cell layout study in collaboration with UBC/TRIUMF
  - 28 square 14mm-side cells, arranged in 8 layers (4-3-4-3-4-3)
- Design of FEE in progress

#### <u>Full-length Prototype</u> Giuseppe FINOCCHIARO (LNF)

BLUE CIRCLES: 28 SENSE WIRES ARRANGED IN 8 LAYERS (3-4-3-4-3-4-3-4)

RED CIRCLES: FIELD WIRES

DCH Summary

M. Roney

BLACK CIRCLES: EXTERNAL LAYER OF GUARD WIRES TO MAKE CELL RESPONSE HOMOGENEOUS

OPTIMIZATION OF WIRE POSITIONS AND HV DISCUSSED IN CHRIS' TALK

GREEN CIRCLES: BLIND THREADED HOLES FOR SUPPORT OF FEE BOARDS



#### Full-length Prototype Garfield Studies Chris Hearty (UBC/IPP)

- Philip Lu has been doing Garfield studies for large LNF prototype, starting from model created by Giuseppe.
  - 14 mm square cells; 25  $\mu$ m sense wires, 80  $\mu$ m field wires.
  - This study uses He:Iso 90:10 with 3000 ppm water, B = 0.
- Idea is to select guard wire locations and voltages to minimize reconstruction errors. Specifically, look at the error incurred by using the nominal time-to-distance relationship (cell 13) for all other cells.



DCH Summary

M. Roney

# Tracking error vs drift distance for cell 22, cell 27, and cell 28



#### Full-length Prototype Garfield Studies Chris Hearty (UBC/IPP)

- Tracking errors <30 µm for either layout. Negligible for standard tracking; maybe not so negligible for cluster counting.
- Next step is to look at gain variation. Overall, gain looks low compared to BaBar.





## <u>Full-length Prototype</u> Giuseppe FINOCCHIARO (LNF)

#### WIRES

- Field/Guard wires: 80/120µm bare AI-5056 (as in Proto1)
- Sense wires:

DCH Summary



✓ Gold-plated W-Rh (Ø 25µm) used in Proto 1 (and in the KLOE DC)

 Gold-plated Molybdenum has lower resistivity (less signal losses), possibly beneficial for cluster counting





200KG LESS TENSION
 ON DCH ENDPLATES FOR
 10,000 WIRES
 NEGLIGIBLE DECREASE
 OF OVERALL MATERIAL
 DENSITY

- 400m spool (Ø 20μm) purchased from Luma Metall
  - T<sub>break</sub>=(60±6)g [three tests]
  - $R_{W-Rh} = 180\Omega$ ;  $R_{Mo}=170\Omega$  (corresponding to  $110\Omega$  for  $25\mu m \emptyset$ )
  - m. Router consistent with factory specifications

## Full-length Prototype

•Order 25  $\mu$  um Molybdenum wire in new year

• String ~80% of chamber with Molybdenum and rest with 25  $\mu$  um W-Rh as control for effects of resistivity

## DCH Electronics R&D Giulietto FELICI (LNF)

#### Specs

#### System

- •Trigger rate (average): 150 kHz
- Trigger (fixed) latency : ≈ 6 µs
- Data OL BW : 16 OL @ 2 Gbits/sec
- ECS OL BW : 16 OL @ 2 Gbits/sec
- Trigger OL BW : 64 OL @ 1.2 Gbit/sec
- Trigger spacing (min) > 36 ns (sampling frequency = 56 MHz)
- Trigger burst : 4 events (check other sub-detector ..)

#### Detector

- Number of cells (guess): ≈ 9216
- Chamber occupancy : 15% (Inner layers)
- Chamber gain : 5 •10<sup>4</sup> 1 •10<sup>5</sup>
- Sense wire parasitic (C<sub>D</sub>) ≈ 25 pF

## DCH Electronics R&D Giulietto FELICI (LNF)

ADB main blocks & data frame (remind)



#### Digitized Data Frame Example



## DCH Electronics R&D Giulietto FELICI (LNF)

ented and simulated on a SPARTAN 6 device (XC6SLX150T-FGG900) 🛛 🖕

32 word block dat

25

started FE readout architecture simulation. A single readout channel has been implemented on a SPARTAN 6 device and fully simulated for consecutive triggers spaced 36 ns (up to 4 triggers).

FE readout architecture

L1 FIFO

SuperB-DCH

Implementation & simulation of Readout pipelines FPGA (single channel multi-events RO)

Example of (a very simple) reconstructed waveform



Servizio Elettronico

Laboratori Frascati

SIMULATION NEXT STEP

FEX implementation for a single channel Ronel

DCH Summary

## <u>Aging studies</u> Chris Hearty (UBC/IPP)

- Aging studies are underway. Currently testing BaBar set up:
  - 120 µm gold-coated aluminum field wires
  - 20 µm gold-coated tungsten sense wires
  - He:Isobutane 80:20 (but no water)
- Age chamber with a 100 mCi <sup>55</sup>Fe source; measure <sup>55</sup>Fe spectrum with a low-intensity source.
- Monitor current, <sup>55</sup>Fe peak location (gain), and ratio of small pulses to <sup>55</sup>Fe interactions.

• Number of small pulses increase as Malter effect sets in.



## <u>Aging studies</u> Chris Hearty (UBC/IPP)

#### NEXT STEPS:

- Use 120 µm bare aluminum. Try that next, probably with BaBar gas, no water.
- In the longer run, try SuperB gas, with and without water.
- Compare results to background calculations.

# Summary

- Background occupancy estimation will proceed with 1mm steps in full sim. Need to validate new IP with rad. Bhabhas
- Cluster-counting derivative method electronics design provides promising baseline for prototype studies
- Full-length prototype to be strung early in 2011 with Mo. and some W-Rh wire progress
- Prototype results will be input to TDR
- FEE architecture simulation progressing
- Aging studies in progress

DCH Summary M. Roney