

# Wafer-level testing of the readout chip of the CMS Inner Tracker for HL-LHC

Lino Demaria<sup>2</sup> Nazar Bartosik<sup>2</sup>

Michael Grippo<sup>1,2</sup>

Istituto Nazionale di Fisica Nucleare

<sup>1</sup>University of Turin <sup>2</sup>INFN Turin

# Introduction

- CMS Inner Tracker for High-Luminosity LHC (HL-LHC): pixel detector instrumented with 10<sup>4</sup> CMS **Readout Chips (CROCs)**
- CROC characteristics:
  - 65 nm technology readout chip
  - Developed by the joint ATLAS-CMS RD53 collaboration
  - $432 \times 336$  pixels in approximately  $4 \text{ cm}^2$
  - Very complex digital architecture for high energy physics
  - Serial powering: chips powered via current source
  - 20 wafers produced for the prototype chip CROCv1
- Wafer-level testing (WLT) activity
  - Testing CROCs on wafers to **discard chips with** manufacturing problems
  - Critical importance for the detector: 30 % of wafer could be bad!
  - Also important to get calibration data and to characterise the prototype chip



# **Results**

**Fabio Luongo**<sup>1,2</sup>

• Average yield of the 8 tested CROCv1 wafers for hybridisation: 73 %



Logos on a CROCv1 chip

# **Materials and methods**

- Waferprobing facility: clean room of the INFN-TO Technological Laboratory
- 8 CROCv1 wafers for hybridisation (138 chips / wafer)
- Completely automated testing procedure
- Chip testing requires about 8 min (18 h for each wafer)

#### Wafer-level testing hardware

- Probe station: Cascade Microtech CM300xi (semi-automated)
- Probe card: has 198 micrometric tungsten needles to contact the chip pads on the wafer
- Auxiliary card: used for probe card control from PC
- DAQ board: FPGA-based FC7
- Remotely controllable instruments

#### Wafer-level testing software

- WLT software (Python): **croc\_wlt**
- DAQ software (C++): Ph2\_ACF

#### • Chip testing procedures

- Chip powering and measurement of power consumption
- Measurement of chip signals
- Chip trimming (main reference current and core voltages)
- Communication testing
- Registers verification
- Chip calibrations (ADC, DACs, ring oscillators and T sensors)
- Voltage regulator IV
- Chip front-end testing (occupancy and S-curves)

- Preliminary wafer maps for the 8 tested wafers, sorted by wafer identifier
- Rejected chips: 220 out of 1104 (20%) marked red and discarded
  - Most rejections due to **power anomalies** or **failed/marginal chip trimming**





#### Calibration data

MIN: 0.709 160 MAX: 1.210

AVG: 0.800

3.3%

140 MED: 0.800 RMS: 0.026

120

100

80

60

40

20

0

0.6

0.7

Chips

- Collected calibration data for hundreds of chips
- Chip trimming (reference current and VDDA/D)
- ADC, DAC, ring oscillators, temperature sensors
- Calibration information will be stored in a CMS database
- Data will also be used to produce and test modules

#### Characterisation data

- Large dataset
- Analog current after chip calibration:  $(800 \pm 26) \text{ mA}$
- Digital current after chip calibration:  $(669 \pm 11) \text{ mA}$
- $(421 \pm 19)$  e threshold dispersion before tuning at 3100 e; after tuning:  $(35.2 \pm 1.7)$  e
- Much more



Left, center figures: calibrated analog current and VDDA distributions; right figure: threshold dispersion after tuning



Left figure: CM300xi probe station; top right figure: wafer-level *testing hardware; bottom right figure: CROCv1 wafer (*300 mm Ø)

## **Discussion**

- Wafer-level testing setup developed in Torino successfully commissioned for first waferprobing campaign on prototype readout chip for the HL-LHC CMS Inner Tracker
- Waferprobing data used to characterise the prototype chip and to get calibration information
- The tested chips will be used to produce prototype modules

### Acknowledgements

The wafer-level testing activity has been funded in part thanks to the Dipartimenti di Eccellenza (Departments of Excellence) initiative from the italian Ministry of Education, University and Research (MIUR)

#### **References**

- The Phase-2 Upgrade of the CMS Tracker CMS Collaboration (2017). Link: cds.cern.ch/record/2272264
- Chip reference manuals. Link: cds.cern.ch/record/2665301
- Wafer-level testing software repository. Link: gitlab.cern.ch/croc\_testing/croc\_wlt

# Contact: michael.grippo@cern.ch

# **15th Pisa Meeting on Advanced Detectors**

# La Biodola, 22-28 May 2022